• Search Research Projects
  • Search Researchers
  • How to Use
  1. Back to previous page

Research on Processor architecture based on pseudo-asynchronous concept

Research Project

Project/Area Number 10450132
Research Category

Grant-in-Aid for Scientific Research (B)

Allocation TypeSingle-year Grants
Section一般
Research Field 電子デバイス・機器工学
Research InstitutionThe University of Tokyo

Principal Investigator

ASADA Kunihiro  VLSI Design and Education Center, The University of Tokyo, Professor, 大規模集積システム設計教育研究センター, 教授 (70142239)

Co-Investigator(Kenkyū-buntansha) ZHENG Ruotong  VLSI Design and Education Center, The University of Tokyo, Research Associate, 大規模集積システム設計教育研究センター, 助手 (50292959)
IKEDA Makoto  VLSI Design and Education Center, The University of Tokyo, Lecturer, 大規模集積システム設計教育研究センター, 講師 (00282682)
Project Period (FY) 1998 – 1999
Project Status Completed (Fiscal Year 1999)
Budget Amount *help
¥13,800,000 (Direct Cost: ¥13,800,000)
Fiscal Year 1999: ¥4,200,000 (Direct Cost: ¥4,200,000)
Fiscal Year 1998: ¥9,600,000 (Direct Cost: ¥9,600,000)
Keywordsadder / completion prediction / pseudo-asynchronous / average operation speed / power reduction / microprocessor / chip interface / data encoding / 疑似非同期 / シフトレジスタ / 加算器 / LSI IP / 終了予測型加算器
Research Abstract

In this research, pseudo asynchronous design, which can achieve an average-case performance without much hardware overhead compared with conventional synchronous system, is studied. Furthermore, datapath based on the pseudo asynchronous concept is designed.
In pseudo asynchronous datapath, data flow in pipeline is controlled by a completion signal. However, due to the generation delay of completion detection in previous design, the overall speed was limited. n our research, to generate the completion signal as fast as the alculation speed, completion prediction method is proposed. As a case tudy, the completion prediction method is applied to both ripple carry adder (RCA) and carry lookahead adder (CLA). Circuit simulation results show that speed improvement is 20% to 66% in average case compared with corresponding conventional synchronous adders. Such a kind of adder is designed to be implemented as LSI IP (Intellectual Property) without much effort.
We have been performing research work on low power LSI design by means of data encoding on inter/intra-chip bus interface. However, when we apply this method to a synchronous system, the data transfer delay problem due to the encoding has to be solved. In asynchronous or pseudo asynchronous system, which is constructed with blocks that don't have constant delay, the delay time generated in bus interface is not critical.
In this year, we concentrate our research focus on data encoding without redundant bit, which allows least changes on bus interface except for the driver circuits. With statistical calculations on data transfer, encoding codebook is updated in real time. As a result, although redundant bit is not used, up to 20% signal transitions in bus are cut off.

Report

(3 results)
  • 1999 Annual Research Report   Final Research Report Summary
  • 1998 Annual Research Report
  • Research Products

    (32 results)

All Other

All Publications (32 results)

  • [Publications] 浅田 邦博: "VDEC:東京大学大規模集積システム設計教育研究センター,VDEC"MRS-J NEWS Vol.10. No.2. 4-5 (1998)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] M. Song: "Design of Low Power Digital VLSI Circuits Based on a Novel Pass-transistor Logic"IEICE Trans. Electronics, Vol. E81-C. No. 11. 1740-1749 (1998)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] 小松 聡: "適応型コード帳符号化による低消費電力チップインターフェースの検討"電子情報通信学会 論文誌 C-II Vol.J82-C-II. No.4. 203-209 (1999)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] 浜田 玲子: "マイクロプロセッサにおけるデータバス信号系列の統計的解析および擬似データ生成モデルの提案"電子情報通信学会論文誌 Vol.J82-A. No.8. 1406-1408 (1999)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] K. Asada: "Approaches for Reducing Power Consumption in VLSI Bus Circuits"IEICE Trans. Electron. Vol. E83-C. No. 2. 153-160 (2000)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] 山下 高廣: "CSPL:キャパシタ分離型低電圧用高速パストランジスタ回路"電子情報通信学会論文誌 C-II Vol.J83-C-II. (掲載予定). (2000)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] K. Asada: "Microelectronics education in Japan"Microelectronics Education 1998. 195-198 (1998)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] R. Zheng: "High Speed Completion Prediction Adder Based on Binary Carry Lookahead Adder"Proc. of Int. Workshop on IP Based Synth. and Syst. Design. 149-153 (1998)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] K. Asada: "Associative memory with minimum hamming distance detector and its application to bus data encoding"Proc. of AP-ASIC 99. 16.1 (1999)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] T. Nezuka: "A Binary Image Sensor with Flexible Motion Vector Detection"Proc. of ASP-DAC 2000. 21-22 (2000)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] K. Asada: "VDEC (VLSI Design and Education Center): The Center of VLSI Design Education in Japan"MRS-J NEWS. Vol. 10, No. 2. 4-5 (1998)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] M. Song and K. Asada: "Design of Low Power Digital VLSI Circuits Based on a Novel Pass-transistor Logic"IEICE Trans. Electronics. Vol. E81-C, No. 11. 1740-1749 (1998)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] S. Komatsu, M. Ikeda and K. Asada: "Adaptive Code-Book Encoding for Low Power Chip-Interface"Technical Report of IEICE. ICD98-176. 1-6 (1998)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] R. Hamada, S. Komatsu, M. Ikeda and K. Asada: "Statistical Analysys of Data Sequences on Microprocessor Data Bus Lines and Proposal of Models for Articicial Data Sequences"IEICE Trans. on Fundamentals of Electronics, Communications and Computer Sciences. Vol. J82-A, No. 8. 1406-1408 (1999)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] K. Asada, S. Komatsu and M. Ikeda: "Approaches for Reducing Power Consumption in VLSI Bus Circuits"IEICE Trans. Electron. Vol. E83-C, No. 2. 153-160 (2000)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] T. Yamashita and K. Asada: "CSPL : A Capacitor-Separated Pass-transistor Logic using Self Offset-Cancelling Sense Amplifier for high speed operations"IEICE Trans. Electronics C-II. Vol. V83-CII, (To be printed).

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] K. Asada: "Microelectronics education in Japan"Microelectronics Education 1998. 195-198 (1998)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] R. Zheng and K. Asada: "High Speed Completion Prediction Adder Based on Binary Carry Lookahead Adder"Proc. of Int. Workshop on IP Based Synth. And Syst. Design. 149-153 (1998)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] K. Asada, S. Komatsu and M. Ikeda: "Associative memory with minimum hamming distance detector and its application to bus data encoding"Proc. of AP-ASIC 99. 16.1. (1999)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] T. Nezuka and K. Asada: "A Binary Image Sensor with Flexible Motion Vector Detection"Proc. of ASP-DAC 2000. 21-22 (2000)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      1999 Final Research Report Summary
  • [Publications] 小松 聡: "適応型コード帳符号化による低消費電力チップインターフェースの検討"電子情報通信学会 論文誌 C-II Vol.J82-C-II. No.4. 203-209 (1999)

    • Related Report
      1999 Annual Research Report
  • [Publications] 浜田 玲子: "マイクロプロセッサにおけるデータバス信号系列の統計的解析および擬似データ生成モデルの提案"電子情報通信学会論文誌 Vol.J82-A. No.8. 1406-1408 (1999)

    • Related Report
      1999 Annual Research Report
  • [Publications] K.Asada: "Associative memory with minimum hammingdistance detector and its application to bus data encoding"Proc.of AP-ASIC 99. 16.1 (1999)

    • Related Report
      1999 Annual Research Report
  • [Publications] K.Asada: "Approaches for Reducing Power Consumption in VLSI Bus Circuits"IEICE Trans.Electron.Vol.E83-C. No.2. 153-160 (2000)

    • Related Report
      1999 Annual Research Report
  • [Publications] T.Nezuka: "A Binary Image Sensor with Flexible Motion Vector Detection"Proc.of ASP-DAC 2000. 21-22 (2000)

    • Related Report
      1999 Annual Research Report
  • [Publications] 山下 高廣: "CSPL: キャパシタ分離型低電圧用高速パストランジスタ回路"電子情報通信学会論文誌C-II Vol.J83-C-II. (掲載予定). (2000)

    • Related Report
      1999 Annual Research Report
  • [Publications] K.Asada: "Microelectronics education in Japan" Microelectronics Education 1998. 195-198 (1998)

    • Related Report
      1998 Annual Research Report
  • [Publications] 浅田 邦博: "VDEC:東京大学大規模集積システム設計教育研究センター,VDH" MRS-J NEWS Vol.10. No.2. 4-5 (1998)

    • Related Report
      1998 Annual Research Report
  • [Publications] Rou Tong Zheng: "High Speed Completion Prediction Adder Based on Binary Carry Lookahead Adder" Proc.of Int.Workshop on IP Based Synth.and Syst.Design. 149-153 (1998)

    • Related Report
      1998 Annual Research Report
  • [Publications] Minkyu Song: "Design of Low Power Digital VLSI Circuits Based on a Novel Pass-transistor Logic" IEICE Trans.Electronics, Vol.E81-C. No.11. 1740-1749 (1998)

    • Related Report
      1998 Annual Research Report
  • [Publications] 小松 聡: "適応型コード帳符号化による低消費電力チップインターフェースの検討" 電子情報通信学会論文誌C-II Vol.J82-C. No.4 (掲載予定). (1999)

    • Related Report
      1998 Annual Research Report
  • [Publications] Tetsuhisa Mido: "TEST Structure for Characterizing Capacitance Matrix of Multi-layer Interconnections in VLSI" IEICE Trans.,Electronics, Vol.E82-C. No.4 (掲載予定). (1999)

    • Related Report
      1998 Annual Research Report

URL: 

Published: 1998-04-01   Modified: 2016-04-21  

Information User Guide FAQ News Terms of Use Attribution of KAKENHI

Powered by NII kakenhi