• Search Research Projects
  • Search Researchers
  • How to Use
  1. Back to previous page

High-Performance Processor Design for Image Processing

Research Project

Project/Area Number 12044209
Research Category

Grant-in-Aid for Scientific Research on Priority Areas

Allocation TypeSingle-year Grants
Review Section Science and Engineering
Research InstitutionOsaka University

Principal Investigator

SHIRAKAWA Isao  Osaka University, Graduate School of Information Science and Technology, Professor, 大学院・情報科学研究科, 教授 (10029100)

Co-Investigator(Kenkyū-buntansha) ONOYE Takao  Osaka University, Graduate School of Information Science and Technology, Professor, 大学院・情報科学研究科, 教授 (60252590)
TAKEUCHI Yoshinori  Osaka University, Graduate School of Information Science and Technology, Associate Professor, 大学院・情報科学研究科, 助教授 (70242245)
安浦 寛人  九州大学, 大学院・システム情報科学研究科, 教授 (80135540)
Project Period (FY) 2000 – 2002
Project Status Completed (Fiscal Year 2003)
Budget Amount *help
¥123,000,000 (Direct Cost: ¥123,000,000)
Fiscal Year 2002: ¥31,700,000 (Direct Cost: ¥31,700,000)
Fiscal Year 2001: ¥31,300,000 (Direct Cost: ¥31,300,000)
Fiscal Year 2000: ¥60,000,000 (Direct Cost: ¥60,000,000)
KeywordsImage Coding / VLSI / JPEG2000 / Processor / IP-base Design / メディア処理 / プロセッサシステム / VLSIアーキテクチャ / システムオンチップ設計 / 低消費電力 / 組込み機器
Research Abstract

A novel design famework is proposed for exploring JPEG2000 encoder architecture. Through the use of this framework, a designer can implement various types of JPEG2000 encoders referring to its specification, i.e. image resolution, performance requirements, power consumption, fabrication technology, chip size limitation. In order to utilize the scalablility of JPEG2000 algorithm aggressively, each procedure of JPEG2000 encoding is selectively implemented in this framework among those by software, software accelerated with user-defined instructions, or dedicated hardware. To embody such a Plug-and-Play like feature, each hardware module is designed to have a generic SRAM-based interface which can support various bus architectures by only designing interface converters. Therefore, our framework makes it much easier to design a JPEG2000 encoding system than conventional tedious manual design tasks of each procedure, which would be implemented as software or hardware. Dedicated hardware modules as well as software acceleration are devised to be used in the framework, and an LSI is fabricated to exemplify the system implementation designed through the use of our framework.

Report

(4 results)
  • 2003 Final Research Report Summary
  • 2002 Annual Research Report
  • 2001 Annual Research Report
  • 2000 Annual Research Report
  • Research Products

    (30 results)

All Other

All Publications (30 results)

  • [Publications] R.Y.Omaki, et al.: "An embedded zerotree wavelet video coding algorithm with reduce memory bandwidth"IEICE Trans.Fundamentals. E85-A. 703-713 (2002)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] H.Mizuno, et al.: "Performance estimation at architecture level for embedded"IEICE Trans.Fundamentals. E85-A. 2032-2043 (2002)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] 宋天, 他: "携帯端末用低消費電力 H.263 Version2 コーデックコアのVLSI化設計"情報処理学会論文誌. 43. 1161-1170 (2002)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] M.H.Miki, et al.: "Code efficiency evaluation for embedded processors"IEICE Trans.Fundamentals. E85-A. 811-818 (2002)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] S.Kobayashi, et al.: "A compiler generation method for HW/SW codesign based on configurable processors"IEICE Trans.Fundamentals. E85-A. 2586-2595 (2002)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] 尾上孝雄, 他: "画像LSIシステム設計技術"コロナ社. 319 (2003)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] R.Y.Omaki, T.Onoye, I.Shirakawa: "An embedded zerotree wavelet video coding algorithm with reduced memory bandwidth"IEICE Trans. Fundamentals. E85-A. 703-713 (2002)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] H.Mizuno, T.Onoye, I.Shirakawa: "Performance estimation at architecture level for embedded systems"IEICE Trans. Fundamentals. E85-A. 2032-2043 (2002)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] T.Song, T.Onoye, I.Shirakawa: "Low power implementation of H.263 version 2 codec core dedicated to mobile computing"Trans. IPSJ. 43. 1161-1170 (2002)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] M.H.Miki, Y.Takeuchi, I.Shirakawa: "Code efficiency evaluation for embedded processors"IEICE Trans. Fundamentals. E85-A. 811-818 (2002)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] S.Kobayashi, Y.Takeuchi: "A compiler generation method for HW/SW codesign based on configurable processors"IEICE Trans. Fundamentals. E85-A. 2586-2595 (2002)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] T.Onoye: "Video/Image LSI System Design Technology"Corona Publishing Co., Ltd.. 319. (2003)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] M.H.Miki: "Code Efficiency Evaluation for Embedded Processors"IEICE Trans. Fundamentals. E85-A-4. 811-818 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] 宋天: "携帯端末用低消費電力H.263Version.2コーデックコアのVLSI化設計"情報処理学会論文誌. 43-5. 1161-1170 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] 塩見彰睦: "パイプライン・プロセッサのためのアーキテクチャレベル面積見積り手法"情報処理学会論文誌. 43-5. 1171-1180 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] H.Okada: "Error Detection by Digital Watermarking for MPEG-4 Video Coding"IEICE Trans. Fundamentals. E85-A-6. 1281-1288 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] Y.Ohtani: "Wireless Digital Video Transmission System Using IEEE802.11b PHY with Error Correction Block Based ARQ Protocol"IEICE Trans. Communications. E84B-10. 2032-2043 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] S.Kobayashi: "A Compiler Generation Method for HW/SW COdesign Based on Configurable Processors"IEICE Trans. Fundamentals. E85-A-12. 2586-2595 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] Z.Andales: "A Novel Dynamically Reconfigurable Hardware-based Cipher"Trans. Information Processing Society of Japan. 42-4. 958-966 (2001)

    • Related Report
      2001 Annual Research Report
  • [Publications] W.Kobayashi: "3D Acoustic Image Localization Algorithm by Embedded DSP"IEICE Trans. Fundamentals. E84A-6. 1423-1430 (2001)

    • Related Report
      2001 Annual Research Report
  • [Publications] M.H.Miki: "Evaluation of Processor Code Efficiency for Embedded Systems"Proc. ACM 15th Int'l Conference on Supercomputing. 229-235 (2001)

    • Related Report
      2001 Annual Research Report
  • [Publications] S.Kobayashi: "Proposal of a Multi-Threaded Processor Architecture for Embedded Systems and Its Evaluation"IEICE Trans. Fundamentals. E84A-3. 748-754 (2001)

    • Related Report
      2001 Annual Research Report
  • [Publications] H.Tsutsui: "LUT-Array-Based PLD and Synthesis Approach Based on Sum of Generalized Complex Terms Expression"IEICE Trans. Fundamentals. E84A-11. 2681-2689 (2001)

    • Related Report
      2001 Annual Research Report
  • [Publications] H.Tsutsui: "Design of JPEG2000 Encoder for Fully Scalable Image Coding"Proc. 5th World Multi-Conference on Systemics, Cybernetics and Informatics. XV. 546-551 (2001)

    • Related Report
      2001 Annual Research Report
  • [Publications] Y.Mitsuyama: "VLSI Implementation of Dynamically Reconfigurable Hardware-based Cryptosystem"Symp.VLSI Circuits Digest of Technical Papers. 204-205 (2000)

    • Related Report
      2000 Annual Research Report
  • [Publications] S.Hashimoto: "VLSI Implementation of Portable MPEG-4 Audio Decoder"Proc.Int'l ASIC/SOC Conf.. 80-84 (2000)

    • Related Report
      2000 Annual Research Report
  • [Publications] A.Inoue: "Flexible System LSI for Embedded Systems and Its Optimization Techniques"Journal of Design Automation for Embedded Systems. vol.5,No.2. 179-205 (2000)

    • Related Report
      2000 Annual Research Report
  • [Publications] H.Yasuura: "Towards the System LSI Design Technology"IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences. Vol.E84-A,No.1. 91-97 (2001)

    • Related Report
      2000 Annual Research Report
  • [Publications] Akira Kitajima: "Effectiveness of the ASIP Design System PEAS-III in Design of Pipelined Processors"Proceedings of Asia and South Pacific Design Automation Conference 2001. 649-654 (2001)

    • Related Report
      2000 Annual Research Report
  • [Publications] Makiko Itoh: "PEAS-III : An ASIP Design Environment"2000 Int'l Conf.Computer Design. 430-436 (2000)

    • Related Report
      2000 Annual Research Report

URL: 

Published: 2000-04-01   Modified: 2018-03-28  

Information User Guide FAQ News Terms of Use Attribution of KAKENHI

Powered by NII kakenhi