• Search Research Projects
  • Search Researchers
  • How to Use
  1. Back to previous page

Development of High-performance Low-power Processor Systems

Research Project

Project/Area Number 13023208
Research Category

Grant-in-Aid for Scientific Research on Priority Areas

Allocation TypeSingle-year Grants
Review Section Science and Engineering
Research Institutionkyushu University

Principal Investigator

YASUURA Hiroto  Kyushu University, Graduate School of Information Science and Electrical Engineering, Professor, 大学院・システム情報科学研究院, 教授 (80135540)

Co-Investigator(Kenkyū-buntansha) SAWADA Sunao  Kyushu University, Graduate School of Information Science and Electrical Engineering, Assistant Professor, 大学院・システム情報科学研究院, 助手 (70235464)
MATSUNAGA Yusuke  Kyushu University, Graduate School of Information Science and Electrical Engineering, Associate Professor, 大学院・システム情報科学研究院, 助教授 (00336059)
MURAKAMI Kazuaki  Kyushu University, Graduate School of Information Science and Electrical Engineering, Professor, 大学院・システム情報科学研究院, 教授 (10200263)
INOUE Sozo  Kyushu University, Graduate School of Information Science and Electrical Engineering, Assistant Professor, 大学院・システム情報科学研究院, 助手 (90346825)
Project Period (FY) 2000 – 2002
Project Status Completed (Fiscal Year 2003)
Budget Amount *help
¥63,000,000 (Direct Cost: ¥63,000,000)
Fiscal Year 2002: ¥31,700,000 (Direct Cost: ¥31,700,000)
Fiscal Year 2001: ¥31,300,000 (Direct Cost: ¥31,300,000)
KeywordsHigh-performance Low-power / Datapath width optimization / Dynamic control of pipeline depth / Dynamic control of data-bus / Dynamic control of memory access bits / 低消費電力プロセッサ / 可変電源電圧プロセッサ / 有効ビット幅解析 / 動的データパス幅制御 / 動的メモリアクセスビット幅制御 / システムLSI / プロセッサ / 高性能 / 低消費電力 / 特定用途向け / アーキテクチャ / 組込みシステム / 基本ソフトウェア / システム設計
Research Abstract

In this research, we aim to develop constructing techniques for high-performance low-power processor systems, which combine software, architecture and circuit techniques such as processor and memory architectures, voltage control, and hardware software co-design. Although voltage, datapath width, and pipeline depth are not available in the past, we provide use of these parameters for designers of application-specific processor systems. In other words, this research is trying to provide means for designing high effective systems in large design space. This approach is the most progressive one in hardware software co-design techniques that have been researched and developed competitively in countries. We think that it is important to give these guidelines designers of application-specific processor systems. Proposed techniques can be summarized as follows
1)After analyzing the minimum bitwidth (effective bitwidth) for variables in programs, the datapath width is optimized for power efficiency processors or memories by using effective bitwidth.
2)The pipeline depth is dynamically controlled in consideration of characteristics of applications for low power.
3)Data bus and memory access bits are dynamically controlled to suppress power consumption of bits not transferring necessary information in datapath.

Report

(3 results)
  • 2003 Final Research Report Summary
  • 2002 Annual Research Report
  • 2001 Annual Research Report
  • Research Products

    (24 results)

All Other

All Publications (24 results)

  • [Publications] H.Yasuura: "Towards the System LSI Design Technology"IEICE Transactions on Fundamentals of Electronics. E84-A No.1. 91-97 (2001)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] T.Okuma, T.Ishihara, H.Yasuura: "Software Energy Reduction Techniques for Variable Voltage Processors"IEEE Design & Test of Computers. 18 No.2. 31-41 (2001)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] Y.Cao, H.Yasuura: "Low-Energy Design Using Datapath Width Optimization for Embedded Processor-Based Systems"IPSJ Journal. 43 No.5. 1348-1356 (2002)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] Y.Cao, H.Yasuura: "Memory Organization for Low-Energy Processor-Based Application-Specific Systems"IEICE Trans.Electron. J83-C No.8. 1616-1624 (2002)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] T.Yamada, S.Goto, N.Takayama, Y.Matsushita, Y.Harada, H.Yasuura: "Low-Power Architecture of Digital Matched Filter for Direct-Sequence Spread-Spectrum Systems"IEICE Transactions on Electronics. E86-C No.1. 79-88 (2003)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] H.Yasuura, H.Tomiyama: "Power Optimization by Datapath Width Adjustment, In M.Pedram and J.M.Rabaey, editors, Power Aware Design Methodologies chapter7, pp.181-199"Kluwer Academic Publishers. 521 (2002)

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] H.Yasuura: "Towards the System LSI Design Technology"IEICE Transactions on Fundamentals of Electronics. Vol.E84-A, No.1. 91-97 (2001)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] T.Okuma, T.Ishihara, H.Yasuura: "Software Energy Reduction Techniques for Variable Voltage Processors"IEEE Design & Test of Computers. Vol.18, No.2. 31-41 (2001)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] Y.Cao, H.Yasuura: "Low-Energy Design Using Datapath Width Optimization for Embedded Processor-Based Systems"IPSJ Journal. Vol.43, No.5. 1348-1356 (2002)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] Y.Cao, H.Yasuura: "Memory Organization for Low-Energy Processor-Based Application-Specific Systems"IEICE Transactions in Electron. Vol.J83-C, No.8. 1616-1624 (2002)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] T.Tamada, S.Goto, N.Nakayama, Y.Matsushita, Y.Harada, H.Yasuura: "Low-Power Architecture of Digital Matched Filter for Direct-Sequence Spread-Spectrum Systems"IEICE Transactions on Electronics. Vol.E86-C, No.1. 79-88 (2003)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] H.Yasuura, H.Tomiyama: "Power Optimization by Datapath Width Adjustment"In M. Pedram and J.M. Rabaey, editors, Power Aware Design Methodologies, chapter7, Kluwer Academic Publishers. 521. 181-199 (2002)

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2003 Final Research Report Summary
  • [Publications] Yun Cao, Hiroto Yasuura: "Low-Energy Design Using Datapath Width Optimization for Embedded Processor-Based Systems"IPSJ Jornal. 43・5. 1348-1359 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] Yun Cao, Hiroto Yasuura: "Memory Organization for Low-Energy Processor-Based Application-Specific Systems"IEICE Trans. Electron. J83-C・8. 1616-1624 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] 安浦寛人: "SOC時代の設計技術"応用物理. 71・9. 1113-1119 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] Yun Cao, Hiroto Yasuura: "Quality-Driven Design for Video Applications"IEICE Trans. Fundamentals of Electronics. E85-A・12. 2568-2576 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] M.Mesbah Uddin, Yun Cao, Hiroto Yasuura: "An Accelerated Datapath Width Optimization Technique for Area Reduction of Embedded Systems"Proc. of IEEE/ACM International Symposium on System Synthesis. 2002. (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] Takanori Okuma, Yun Cao, Masanori Muroyama, Hiroto Yasuura: "Reducing Access Energy of On-Chip Data Memory Considering Active Data Bitwidth"Proc. of International Symposium on Low Power Electronics and Design. 2002. 88-91 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] Hiroto Yasuura, Hiroyuki Tomiyama: "Power Optimization by Datapath Width Adjustment Chapter 7 In"Power Aware Design Methodologies""Kluwer Academic Publishers. 29 (2002)

    • Related Report
      2002 Annual Research Report
  • [Publications] T.Okuma, T.Ishihara, H.Yasuura: "Software Energy Reduction Techniques for Variable Voltage Processors"IEEE Design \& Test of Computers. Vol.18, No.2. 32-41 (2001)

    • Related Report
      2001 Annual Research Report
  • [Publications] 室山 真徳, 石原 亨, 兵頭 章彦, 安浦 寛人: "入力信号パターンを考慮した低電力算術演算回路の設計手法"情報処理学会論文誌. 42巻・4号. 1007-1015 (2001)

    • Related Report
      2001 Annual Research Report
  • [Publications] Yun Cao, Hiroto Yasuura: "A System-level Energy Minimization Approach Using Datapath Width optimization"International Symposium on Low Power Electronics and Design (ISLPED'01). 231-236 (2001)

    • Related Report
      2001 Annual Research Report
  • [Publications] Takanori Okuma, Hiroto Yasuura: "Low-Energy Real-Time OS Using Voltage Scheduling Algorithm for Variable Voltage Processors"The 10th Workshop on System And System Integration of Mixed Technologies(SASIMI 2001). 340-345 (2001)

    • Related Report
      2001 Annual Research Report
  • [Publications] Yun Cao, Hiroto Yasuura: "Video Quality Modeling for Quality-driven Design"The 10th Workshop on System And System Integration of Mixed Technologies(SASIMI 2001). 86-92 (2001)

    • Related Report
      2001 Annual Research Report

URL: 

Published: 2001-04-01   Modified: 2018-03-28  

Information User Guide FAQ News Terms of Use Attribution of KAKENHI

Powered by NII kakenhi