Efficient FPGA Circuit Modification for Specification Change and Design Debug
Project/Area Number |
15K15963
|
Research Category |
Grant-in-Aid for Young Scientists (B)
|
Allocation Type | Multi-year Fund |
Research Field |
Computer system
|
Research Institution | Ishikawa National College of Technology |
Principal Investigator |
Matsumoto Takeshi 石川工業高等専門学校, その他部局等, 准教授 (40536140)
|
Project Period (FY) |
2015-04-01 – 2018-03-31
|
Project Status |
Completed (Fiscal Year 2017)
|
Budget Amount *help |
¥3,250,000 (Direct Cost: ¥2,500,000、Indirect Cost: ¥750,000)
Fiscal Year 2016: ¥1,690,000 (Direct Cost: ¥1,300,000、Indirect Cost: ¥390,000)
Fiscal Year 2015: ¥1,560,000 (Direct Cost: ¥1,200,000、Indirect Cost: ¥360,000)
|
Keywords | FPGA設計 / 論理修正 / デバッグ支援 / 回路検証・デバッグ / FPGA / 回路デバッグ |
Outline of Final Research Achievements |
Field Programmable Gate Array (FPGA) is a sort of integrated circuit whose logic is programmable on-site after manufactured. To make FPGA design more efficient in cases where the design needs to be changed or rectified due to specification changes or design errors, in this work, we show that the change or rectification can be achieved by modifying some logic elements with the placement and routing of the design kept.
|
Report
(4 results)
Research Products
(5 results)