• Search Research Projects
  • Search Researchers
  • How to Use
  1. Back to previous page

Architecture and Design Method for High-Quality Hetero-Timing VLSI Systems

Research Project

Project/Area Number 17300013
Research Category

Grant-in-Aid for Scientific Research (B)

Allocation TypeSingle-year Grants
Section一般
Research Field Computer system/Network
Research InstitutionThe University of Tokyo

Principal Investigator

NANYA Takashi  The University of Tokyo, Research Center for Advanced Science and Technology, Professor, 先端科学技術研究センター, 教授 (80143684)

Co-Investigator(Kenkyū-buntansha) NAKAMURA Hiroshi  The University of Tokyo, Research Center for Advanced Science and Technology, Associate Professor, 先端科学技術研究センター, 助教授 (20212102)
IMAI Masashi  The University of Tokyo, Komaba Open Laboratory, Specially Appointed Associate Professor, 駒場オープンラボラトリー, 特任教員・特任助教授 (70323665)
KONDO Masaaki  The University of Tokyo, Research Center for Advanced Science and Technology, Specially Appointed Associate Professor, 先端科学技術研究センター, 産学官連携研究員・特任助教授 (30376660)
Project Period (FY) 2005 – 2006
Project Status Completed (Fiscal Year 2006)
Budget Amount *help
¥15,000,000 (Direct Cost: ¥15,000,000)
Fiscal Year 2006: ¥5,700,000 (Direct Cost: ¥5,700,000)
Fiscal Year 2005: ¥9,300,000 (Direct Cost: ¥9,300,000)
KeywordsHetero-Timing VLSI / Multi-Processor SoC / Task Scheduling / Low Power Consumption / Delay Variation / Asynchronous System / SDI Model / 1-out-of-4 Coding / ヘテロタイミング / VLSIシステム / 情報システム / ディペンダブルシステム
Research Abstract

In this research, we have shown that a pipeline scheduling method is effective to reduce energy consumption for applications which are iterative and have both latency and throughput constraints. Then, we have proposed a new scheduling method based on the simulated annealing for solving the energy optimization problem. We have shown some evaluation results of throughput, latency, and energy consumption for the traditional on-chip interconnect designs based on both a synchronous scheme and an asynchronous scheme. Then, we have proposed a new interconnect circuit which can work as both a synchronous repeater circuit and an asynchronous pipeline circuit. It can change dynamically in accordance with the requirement of processing applications.
We have proposed variation-aware delay cell libraries which consist of delay cells exhibiting a wide variety of delay variation characteristics considering the differences of the delay variations between PMOS transistors and NMOS transistors based on the Scalable-Delay-Insensitive model. The performance overhead can be reduced more than 30 percents compared to conventional bundled-data transfer circuits using these delay cell libraries. Then, we have focused on functional units in which a significant number of input bits may not change from the previous input in many cases. We have proposed a design method of asynchronous dual-rail circuits without redundant transitions in order to reduce energy consumption. We have also proposed a design method using the 1-out-of-4 encoding method to design low-power combinational circuits and latches. We have compared the proposed 1-out-of-4 encoded circuits with synchronous circuits in the future process technologies. It can be concluded that the 1-out-of-4 encoding method is an effective implementation to design high-performance low-power circuits in the future processes.

Report

(3 results)
  • 2006 Annual Research Report   Final Research Report Summary
  • 2005 Annual Research Report
  • Research Products

    (30 results)

All 2007 2006 2005

All Journal Article (30 results)

  • [Journal Article] Task Scheduling under Performance Constrains for Reducing Energy Consumption of GALS Multi-Processor SoC2007

    • Author(s)
      Ryo Watanabe
    • Journal Title

      Proc. DATE2007

      Pages: 797-802

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] Task Scheduling under Performance Constrains for Reducing Energy Consumption of GALS Multi-Processor SoC2007

    • Author(s)
      Ryo Watanabe
    • Journal Title

      Proc.DATE2007

      Pages: 797-802

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] A design method of high performance and low power functional units considering delay variations2006

    • Author(s)
      Kouichi Watanabe
    • Journal Title

      IEICE Trans. On Fundamentals Vol.E89-A, NO. 12

      Pages: 3519-3528

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] A Novel Design Method for Asynchronous Bundled-data Transfer Circuits Considering Characteristics of Delay Variations2006

    • Author(s)
      Masashi Imai
    • Journal Title

      Proc. Async2006

      Pages: 68-77

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] Determination of Worst-case Independent Clock Periods for Resource-Constrained Systems2006

    • Author(s)
      N.Jindapetch
    • Journal Title

      Proc. ECTI-CON2006

      Pages: 344-347

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] ILP-based Scheduling for Asynchronous Circuits and Bundled-Data Implementation2006

    • Author(s)
      H.Saito
    • Journal Title

      Proc. CIT2006

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] A design method of high performance and low power functional units considering delay variations2006

    • Author(s)
      Kouichi Watanabe
    • Journal Title

      IEICE Trans.On Fundamentals Vol.E-89-A, No.12

      Pages: 3519-3528

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] A Novel Design Method for Asynchronous Bundled-data Transfer Circuits Considering Characteristics of Delay Variations2006

    • Author(s)
      Masashi Imai
    • Journal Title

      Proc.Async2006

      Pages: 68-77

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] Determination of Worst-case Independent Clock Periods for Resource-Contrainted Systems2006

    • Author(s)
      N.Jindapetch
    • Journal Title

      Proc.ECTI-CON2006

      Pages: 344-347

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] ILP-based Scheduling for Asynchronous Circuits and Bundled-Data Imlementation2006

    • Author(s)
      H.Saito
    • Journal Title

      Proc.CIT2006

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] A design method of high performance and low power functional units considering delay variations2006

    • Author(s)
      K.Watanabe, M.Imai, M.Kondo, H.Nakamura, T.Nanya
    • Journal Title

      IEICE Trans. on Fundamentals Vol.E89-A, No.12

      Pages: 3519-3528

    • NAID

      110007537855

    • Related Report
      2006 Annual Research Report
  • [Journal Article] Determination of worst-case independent clock periods for resource-constrained systems2006

    • Author(s)
      K.Jindapetch, H.Saito, K.Thongnoo, T.Nanya
    • Journal Title

      Proc. ECTI-CON2006 Vol.1

      Pages: 344-347

    • Related Report
      2006 Annual Research Report
  • [Journal Article] ILP-based Scheduling for Asynchronous Circuits in Bundled-Data Implementation2006

    • Author(s)
      H.Saito, N.Jindapetch, T.Yoneda, C.Myers, T.Nanya
    • Journal Title

      Proc. CIT2006 (CD-ROM)

    • Related Report
      2006 Annual Research Report
  • [Journal Article] 非同期ネットワークオンチップ技術の可能性と課題2006

    • Author(s)
      南谷崇
    • Journal Title

      日本学術振興会 シリコン超集積化システム第165委員会第41回研究会資料

      Pages: 50-70

    • Related Report
      2006 Annual Research Report
  • [Journal Article] 1 out of 4符号を用いた低消費電力非同期式回路設計2006

    • Author(s)
      藤井智弘, 今井 雅, 中村 宏, 南谷 崇
    • Journal Title

      電子情報通信学会集積回路研究会資料 Vol.106, No.27

      Pages: 19-24

    • NAID

      110004824024

    • Related Report
      2006 Annual Research Report
  • [Journal Article] 束データ方式による非同期式回路の動作合成手法の提案2006

    • Author(s)
      濱田尚宏, 小西隆夫, 齋藤 寛, 米田友洋, 南谷 崇
    • Journal Title

      情報処理学会システムLSI設計技術研究会資料 Vol.2006, No.126

      Pages: 71-76

    • NAID

      110005717340

    • Related Report
      2006 Annual Research Report
  • [Journal Article] A novel design method for asynchronous bundled-data transfer circuits considering characteristics of delay variations2006

    • Author(s)
      M.Imai, T.Nanya
    • Journal Title

      Proc. ASYNC2006

      Pages: 68-77

    • Related Report
      2005 Annual Research Report
  • [Journal Article] A Fair Overhead Comparison Between Asynchronous Four-Phase Protocol Based Controllers and Local Clock Controllers2005

    • Author(s)
      Nattha Jindapetch
    • Journal Title

      Proc. ECTI-CON2005

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] A Scheduling Method for Asynchronous Bundled-Data Implementations Based on the Completion of Data Operations2005

    • Author(s)
      Hiroshi Saito
    • Journal Title

      Proc. IT-CSCC2005 Vol.2

      Pages: 433-434

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] A Novel Design Method using Delay-Variation-Aware Cell Libraries for Asynchronous Bundled-data Transfer Circuits2005

    • Author(s)
      Masashi Imai
    • Journal Title

      Proc. ITC-CSCC2005 Vol.2

      Pages: 441-442

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] Single Latched Scan Registers based on Multi-Clock for Low Heat Dissipation and for Low IR-Drop2005

    • Author(s)
      Masayuki Tsukisaka
    • Journal Title

      Proc. ITC-CSCC2005 Vol. 3

      Pages: 945-946

    • Description
      「研究成果報告書概要(和文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] A Fair Overhead Comparison Between Asynchronous Four-Phase Protocol Based Controllers and Local Clock Controllers2005

    • Author(s)
      Nattha Jindapetch
    • Journal Title

      Proc.ECTI-CON2005

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] A Scheduling Method for Asynchronous Bundled-Data Implementations Based on the Completion of Data Operations2005

    • Author(s)
      Hiroshi Saito
    • Journal Title

      Proc.ITC-CSCC2005 Vol.2

      Pages: 433-434

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] A Novel Design Method using Delay-Variation-Aware Cell Libraries for Asynchronous Bundled-data Transfer Circuits2005

    • Author(s)
      Masashi Imai
    • Journal Title

      Proc.ITC-CSCC2005 Vol.2

      Pages: 441-442

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] Single Latched Scan Registers based on Multi-Clock for Low Heat Dissipation and for Low IR-Drop2005

    • Author(s)
      Masayuki Tsukisaka
    • Journal Title

      Proc.ITC-CSCC2005 Vol.3

      Pages: 945-946

    • Description
      「研究成果報告書概要(欧文)」より
    • Related Report
      2006 Final Research Report Summary
  • [Journal Article] A novel design method using delay-variation-aware cell libraries for asynchronous bundled-data transfer circuits2005

    • Author(s)
      M.Imai, C.Kogure, T.Nanya
    • Journal Title

      ITC-CSCC

      Pages: 441-442

    • Related Report
      2005 Annual Research Report
  • [Journal Article] A scheduling method for asychronous bundled-data implementations based on the completion of data operations2005

    • Author(s)
      H.Saito, N.Jindapetch, T.Yoneda, C.Meyers, T.Nanya
    • Journal Title

      ITC-CSCC

      Pages: 433-434

    • Related Report
      2005 Annual Research Report
  • [Journal Article] GALS型SoCの低消費電力化のためのタスクスケジューリング手法2005

    • Author(s)
      渡辺亮, 近藤正章, 今井雅, 中村宏, 南谷崇
    • Journal Title

      情報処理学会アーキテクチャ研究会 2005-ARC-164

      Pages: 61-66

    • Related Report
      2005 Annual Research Report
  • [Journal Article] 遅延変動特性を考慮したタイシング信号設計方式に関する検討2005

    • Author(s)
      今井雅, 渡邊孝一, 近藤正章, 中村宏, 南谷崇
    • Journal Title

      電子情報通信学会VLD研究会 VLD2005-59,ICD2005-154,DC2005-36

      Pages: 31-36

    • Related Report
      2005 Annual Research Report
  • [Journal Article] BIT単位の遅延変動を考慮した高性能低消費電力演算回路の設計2005

    • Author(s)
      渡邊孝一, 今井雅, 近藤正章, 中村宏, 南谷崇
    • Journal Title

      電子情報通信学会VLD研究会 VLD2005-59,ICD2005-154,DC2005-36

      Pages: 37-42

    • NAID

      110004018519

    • Related Report
      2005 Annual Research Report

URL: 

Published: 2005-04-01   Modified: 2016-04-21  

Information User Guide FAQ News Terms of Use Attribution of KAKENHI

Powered by NII kakenhi