• Search Research Projects
  • Search Researchers
  • How to Use
  1. Back to project page

2009 Fiscal Year Final Research Report

Studies on High-Level Synthesis for Testability Based on Combinational Test Generation Complexity

Research Project

  • PDF
Project/Area Number 19500048
Research Category

Grant-in-Aid for Scientific Research (C)

Allocation TypeSingle-year Grants
Section一般
Research Field Computer system/Network
Research InstitutionHiroshima City University

Principal Investigator

INOUE Tomoo  Hiroshima City University, 情報科学研究科, 教授 (40252829)

Co-Investigator(Renkei-kenkyūsha) ICHIHARA Hideyuki  広島市立大学, 情報科学研究科, 准教授 (50326427)
YOSHIKAWA Yuki  広島市立大学, 情報科学研究科, 助教 (50453212)
Project Period (FY) 2007 – 2009
Keywords設計自動化 / テスト容易化設計 / VLSI-CAD / システムオンチップ.ディペンダブル・コンピューティング / テスト生成
Research Abstract

This work proposed a class of partial thru testable sequential circuits.
The class is a sub-class of acyclically sequential ones, and properly includes a class of full thru testable sequential ones. This work also proposed an efficient method for generating test sets for partial thru sequential circuits, and an algorithm for designing partial thrutestable sequential circuits. The result of this work contributes to the reduction in hardware overhead for testability compared with the conventional full scan design with keeping complete fault efficiency.

  • Research Products

    (7 results)

All 2010 2009 2007 Other

All Journal Article (1 results) Presentation (4 results) Remarks (2 results)

  • [Journal Article] 部分スルー可検査性に基づく順序回路のテスト生成法

    • Author(s)
      岡伸也, Ooi Chia Yee, 市原英行, 井上智生, 藤原秀雄
    • Journal Title

      電子情報通信学会論文誌D Vol.J92-D,No.12

  • [Presentation] スイッチの機能を考慮した部分スルー可検査性に関する考察2010

    • Author(s)
      岡伸也, 吉川祐樹, 市原英行, 井上智生
    • Organizer
      信学技法(ディペンダブルコンピューティング研究会)
    • Year and Date
      20100600
  • [Presentation] Test Generation and DFT Based on Partial Thru Testability2009

    • Author(s)
      Nobuya Oka, Chia Yee Ooi, Hideyuki Ichihara, Tomoo Inoue, Hideo Fujiwara
    • Organizer
      Proc. European Test Symposium
    • Year and Date
      20090500
  • [Presentation] スト生成のための最適スルー木集合構成法2007

    • Author(s)
      森永広介, 岡伸也, 吉川祐樹, 市原英行, 井上智生
    • Organizer
      信学技法
    • Year and Date
      20071100
  • [Presentation] An Extended Class of Acyclically Testable Circuits2007

    • Author(s)
      Nobuya Oka, Chia Yee Ooi, Hideyuki Ichihara, Tomoo Inoue, Hideo Fujiwara
    • Organizer
      Dig. of Papers of 8th Workshop on RTL and High-Level Testing (WRTLT '07)
    • Year and Date
      20071000
  • [Remarks]

    • URL

      http://rshpub.office.hiroshima-cu.ac.jp/Profiles/1/0000087/profile.html

  • [Remarks]

    • URL

      http://www.cd.info.hiroshima-cu.ac.jp/cgi-bin/webcd/bib2/bib_list.cgi?authorseq_id=18

URL: 

Published: 2011-06-18   Modified: 2016-04-21  

Information User Guide FAQ News Terms of Use Attribution of KAKENHI

Powered by NII kakenhi