• Search Research Projects
  • Search Researchers
  • How to Use
  1. Back to previous page

A Study of Ultra Low-latency Network-on-Chips using Prediction and Partially Duplications

Research Project

Project/Area Number 20700054
Research Category

Grant-in-Aid for Young Scientists (B)

Allocation TypeSingle-year Grants
Research Field Computer system/Network
Research InstitutionNational Institute of Informatics

Principal Investigator

KOIBUCHI Michihiro  National Institute of Informatics, アーキテクチャ科学研究系, 准教授 (40413926)

Project Period (FY) 2008 – 2009
Project Status Completed (Fiscal Year 2009)
Budget Amount *help
¥2,600,000 (Direct Cost: ¥2,000,000、Indirect Cost: ¥600,000)
Fiscal Year 2009: ¥1,170,000 (Direct Cost: ¥900,000、Indirect Cost: ¥270,000)
Fiscal Year 2008: ¥1,430,000 (Direct Cost: ¥1,100,000、Indirect Cost: ¥330,000)
Keywords相互結合網 / システムオンチップ / トポロジ / 計算システム / ルーティング / マルチコア / チップ内ネットワーク / ルータ / メニーコア
Research Abstract

The objective of this study is to develop an innovative ultra-low latency interconnect technology in order to achieve a complex single-chip computer-system platform, such as multi-core and many-core processers. We thus proposed and evaluated (1) low-latency router architectures using a prediction and partially duplication, and (2) partially reconfiguration techniques of topology and routing for further reducing the latency with inter-router co-operations. The results of this study enable to reduce the latency of micro-systems by making the best use of the interconnection network techniques in system-level research regions, such as traditional PC clusters and massively parallel computers.

Report

(3 results)
  • 2009 Annual Research Report   Final Research Report ( PDF )
  • 2008 Annual Research Report
  • Research Products

    (15 results)

All 2010 2009 Other

All Journal Article (12 results) (of which Peer Reviewed: 10 results) Book (2 results) Remarks (1 results)

  • [Journal Article] Performance, Cost, and Power Evaluations of On-Chip Network Topologies in FPGAs2010

    • Author(s)
      Sen In, Hiroki Matsutani, Michihiro Koibuchi, Daihan Wang, Hideharu Amano
    • Journal Title

      The IASTED International Conference on Parallel and Distributed Computing and Networks (PDCN)

      Pages: 181-189

    • Related Report
      2009 Final Research Report
    • Peer Reviewed
  • [Journal Article] Performance, Cost, and Power Evaluations of On-Chip Network Topologies in FPGAs2010

    • Author(s)
      Sen In, Hiroki Matsutani, Daihan Wang, Michihiro Koibuchi, Hideharu Amano
    • Journal Title

      The IASTED International Conference on Parallel and Distributed Computing and Networks(PDCN)

      Pages: 181-189

    • Related Report
      2009 Annual Research Report
    • Peer Reviewed
  • [Journal Article] パイプラインステージ統合による省電力・可変パイプラインルータに関する研究2009

    • Author(s)
      枚田優人, 松谷宏紀, 鯉渕道紘, 天野英晴
    • Journal Title

      情報処理学会論文誌:コンピューティングシステム(ACS) Vol.2,No.3

      Pages: 71-82

    • NAID

      110007990251

    • Related Report
      2009 Final Research Report
    • Peer Reviewed
  • [Journal Article] Balanced Dimension-Order Routing for k-ary n-cubes2009

    • Author(s)
      Jose Miguel Montanana, Michihiro Koibuchi, Hiroki Matsutani, Hideharu Amano
    • Journal Title

      Proc. of the 4th International Symposium on Embedded Multicore Systems-on-Chip (MCSoC'09)

    • Related Report
      2009 Final Research Report
    • Peer Reviewed
  • [Journal Article] パイプラインステージ統合による省電力・可変パイプラインルータに関する研究2009

    • Author(s)
      枚田優人, 松谷宏紀, 鯉渕道紘, 天野英晴
    • Journal Title

      第7回先進的計算基盤システムシンポジウム(SACSIS'09)論文集

      Pages: 19-26

    • NAID

      110007990251

    • Related Report
      2009 Final Research Report
    • Peer Reviewed
  • [Journal Article] Performance and Cost Evaluations of On-Chip Network Topologies in FPGAs2009

    • Author(s)
      Sen In, Hiroki Matsutani, Daihan Wang, Michihiro Koibuchi, Hideharu Amano
    • Journal Title

      IEICE Technical Reports, RECONF2009-3 Vol.109,No.26

      Pages: 13-18

    • NAID

      110007226133

    • Related Report
      2009 Final Research Report
  • [Journal Article] A Partially Network Reconfiguration Mechanism on Two-dimensional Mesh and Torus with Faults2009

    • Author(s)
      Michihiro Koibuchi
    • Journal Title

      The IASTED International Conference on Parallel and Distributed Computing and Networks (PDCN)

      Pages: 91-96

    • Related Report
      2009 Final Research Report
    • Peer Reviewed
  • [Journal Article] パイプラインステージ統合 による省電力・可変パイプラインルータに関する研究2009

    • Author(s)
      枚田優人, 松谷宏紀, 鯉渕道紘, 天野英晴
    • Journal Title

      第7回先進的計算基盤システムシンポジウム(SACSIS'09)論文集

      Pages: 19-26

    • NAID

      110007990251

    • Related Report
      2009 Annual Research Report
    • Peer Reviewed
  • [Journal Article] Balanced Dimension-Order Routing for k-ary n-cubes2009

    • Author(s)
      Jose Miguel Montanana, Michihiro Koibuchi, Hiroki Matsutani, Hideharu Amano
    • Journal Title

      Proc.of the 4th International Symposiumon Embedded Multicore Systems-on-Chip(MCSoC'09) (CD-ROM)

    • Related Report
      2009 Annual Research Report
    • Peer Reviewed
  • [Journal Article] Performance and Cost Evaluations of On-Chip Network Topologies in FPGAs2009

    • Author(s)
      Sen In, Hiroki Matsutani, Daihan Wang, Michihiro Koibuchi, Hideharu Amano
    • Journal Title

      IEICE Technical Reports, RECONF2009-3 109

      Pages: 13-18

    • NAID

      110007226133

    • Related Report
      2009 Annual Research Report
  • [Journal Article] パイプラインステージ統合による省電力・可変パイプラインルータに関する研究2009

    • Author(s)
      枚田優人, 松谷宏紀, 鯉渕道紘, 天野英晴
    • Journal Title

      情報処理学会論文誌:コンピューティングシステム(ACS) Vol.2, No.3

      Pages: 71-82

    • NAID

      110007990251

    • Related Report
      2009 Annual Research Report
    • Peer Reviewed
  • [Journal Article] A Partially Network Reconfiguration Mechanism on Two-dimensional Mesh and Torus with Faults2009

    • Author(s)
      Michihiro Koibuchi
    • Journal Title

      The IASTED International Conference on Parallel and Distributed Computing and Networks (PDCN) 1

      Pages: 91-96

    • Related Report
      2008 Annual Research Report
    • Peer Reviewed
  • [Book] Networks-on-Chip Protocols(Edited by Fayez Gebali, Haytham Elmiligi, Mohamed Watheq El-Kharashi, Networks-on-Chips: Theory and Practice, Chapter 3)2009

    • Author(s)
      Michihiro Koibuchi, Hiroki Matsutani
    • Publisher
      CRC Press
    • Related Report
      2009 Final Research Report
  • [Book] Chapter 4 : Networks-on-Chip Protocols "in" Networks-on-Chips : Theory and Practice, Edited by Fayez Gebali, Haytham Elmiligi, Mohamed Watheq E1-Kharash2009

    • Author(s)
      Michihiro Koibuchi, Hiroki Matsutani,
    • Publisher
      CRC Press
    • Related Report
      2008 Annual Research Report
  • [Remarks]

    • URL

      http://research.nii.ac.jp/~koibuchi

    • Related Report
      2008 Annual Research Report

URL: 

Published: 2008-04-01   Modified: 2016-04-21  

Information User Guide FAQ News Terms of Use Attribution of KAKENHI

Powered by NII kakenhi