研究実績の概要 |
During the past two plus one (total of three years) years of the project, the principal investigator (PI) of this project have developed a fast and accurate signal/power integrity simulator based on statistical calculation/approach and analytical modeling for the high-speed digital system design. In the original project proposal, the research steps are divided into four:
(1) Statistical method development based on step-response simulation (SPICE), (2) Modeling to replace the SPICE simulation, (3) Tool development by merging the (1) and (2), and lastly, (4) Application to actual problem solving. All sub-steps are completed and verified to develop the novel SI/PI simulator. The result of this project can provide a promising solution toward the computational resources issues in the EDA of semiconductor systems. Using the developed simulator and research results, journals and conferences and published and presented. Based on this result, the PI became an associate editor in IEEE transactions.
|