• Search Research Projects
  • Search Researchers
  • How to Use
  1. Back to project page

2020 Fiscal Year Final Research Report

Design methodology of noise-driven logic circuits toward ultra-low-power computing systems

Research Project

  • PDF
Project/Area Number 18H03302
Research Category

Grant-in-Aid for Scientific Research (B)

Allocation TypeSingle-year Grants
Section一般
Review Section Basic Section 61040:Soft computing-related
Research InstitutionHokkaido University

Principal Investigator

Asai Tetsuya  北海道大学, 情報科学研究院, 教授 (00312380)

Project Period (FY) 2018-04-01 – 2021-03-31
Keywords集積回路 / 低電力論理回路 / 確率共鳴 / フローティングゲート
Outline of Final Research Achievements

A stochastic-resonance (SR)-based NAND gate is designed where the power consumption is decreased by ultra-low voltage supply, and the subsequent malfunction of NAND operation (due to the low voltage supply) is recovered by injecting noises to the circuit. The gate consists of two floating-gate inverters having multiple inputs where a latch circuit is constructed by the two inverters. By using threshold function of the latch, a threshold-based logic circuit (NAND) was constructed. In general, to implement functional logic functions with floating-gate technology, capacitance of the floating gates must be larger than the ground capacitance, however, the latch amplified small differences between the input floating gates, which resulted in relaxation of its input amplitudes and threshold voltages of the two floating-gate inverters.

Free Research Field

集積回路工学

Academic Significance and Societal Importance of the Research Achievements

本研究成果を基板とした集積回路工学の発展により、長時間駆動やエナジーハーベスティング技術の恩恵を直接受けられる集積回路が実現できると思われる。また、フローティングゲートプロセスが必須になることから、我が国が得意とするフラッシュ型不揮発メモリのプロセスの強みを活かした卓越した技術・産業の基盤となり得る。集積デバイス学、回路設計学、システム設計学の分野を横断する研究成果であり、停滞気味の日本の半導体集積回路研究の活性化に向けた一助となれば幸いである。

URL: 

Published: 2022-01-27  

Information User Guide FAQ News Terms of Use Attribution of KAKENHI

Powered by NII kakenhi