• Search Research Projects
  • Search Researchers
  • How to Use
  1. Back to project page

1993 Fiscal Year Final Research Report Summary

Research on Logic Synthesis and Hardware Description Language Considering Layout Design

Research Project

Project/Area Number 04452198
Research Category

Grant-in-Aid for General Scientific Research (B)

Allocation TypeSingle-year Grants
Research Field 情報工学
Research InstitutionKyushu Univ.

Principal Investigator

YASUURA Hiroto  Kyushu Univ.. Interdisciplinary Graduate School of Engineering Sciences, Professor, 大学院・総合理工学研究科, 教授 (80135540)

Co-Investigator(Kenkyū-buntansha) SAWADA Sunao  Kyushu Univ.. Engineering, Research Associate, 工学部, 助手 (70235464)
MURAKAMI Kazuaki  Kyushu Univ.. Interdisciplinary Graduate School of Engineering Sciences, Lecture, 大学院・総合理工学研究科, 講師 (10200263)
Project Period (FY) 1992 – 1993
KeywordsVLSI CAD / Placement and Routing, Hardware Description Language / Hardware / Software Codesign / Login Synthesis / Microprocessor / Soft Core-Processor / Layout Synthesis / ソフトコアプロセッサ
Research Abstract

Traditional logic synthesis technology principally aims at generating topological information of logic circuits, realizing function given by functional description. Geometric information which appears in a final mask-pattern is decided in layout synthesis stage independently from logic synthesis. Therefore, in the case of random circuits like control-path, it is possible to get better performance than manual design. But, in the case of regular circuits like data-path, iti is hard to design good synthesis method in which geometric restriction on layout is considered in logic synthesis, and a design description language for that purpose.
(a) Study on design description language that canrepresent regularity of layout-pattern : We proposed a language which can specigy the regularity on layout-pattern and the outline of placement and routing information in functional design.
(b) Study on logic synthesis considering areas and wiring delays : We investigated a logic sythesis method considering wiring delays and areas in logic synthesis, and proposed a circuit synthesis method using the commutative law.
(c) Comparisons of methods to design the practical circuits : We examined the effect of the several synthesis methods, applying them to practical development of a microprocessor. We concretely point out problems on commercial tools and languages.
(d) Applocation of the logic synthesis method : As an application of our method, we propose hardware/software codesign using soft core-processor.
Through the above researches, we unified logic synthesis and layout synthesis, which have been done independently. In our method, designers specify information on layout in architecture design, and logic synthesis and layout synthesis are done using its information. We also show a framework of new design automation system and its application method.

  • Research Products

    (8 results)

All Other

All Publications (8 results)

  • [Publications] Moshnyaga,Tamaru,Yasuura: "Design of Data-Path Modules Generators from Algorithmic Representations" Synthesis for Control Dominated Circuits,North-Holland. (1993)

    • Description
      「研究成果報告書概要(和文)」より
  • [Publications] Moshnyaga,Tamaru,Yasuura: "A Language for Designing Module Generators" The Transactions of IEICE. E、76-D. 1066-1073 (1993)

    • Description
      「研究成果報告書概要(和文)」より
  • [Publications] Hiroki Akaboshi,Hiroto Yasuura: "COACH:A Computer Aided Design Tool for Computer Architects" The Transactions of IEICE. E.76-A. 1760-1779 (1993)

    • Description
      「研究成果報告書概要(和文)」より
  • [Publications] Akaboshi,Tomiyama,Yasuura: "Compiler Generation from Hardware Description Language" Proceedings of First Asian Pacific Conference on Hardware Description Languages,Standards & Applications. 76-78 (1993)

    • Description
      「研究成果報告書概要(和文)」より
  • [Publications] Vasily Moshnyage, Keikichi Tamaru and Hiroto Yasuura: "Design of Data-Path Modules Generators from Algorithmic Representations" Synthesis for Control Dominated Circuits, North-Holland. (1993)

    • Description
      「研究成果報告書概要(欧文)」より
  • [Publications] Vasily Moshnyage, Keikichi Tamaru and Hiroto Yasuura: "A Language for Designing Module Generators" The Transactions of LEICE. vol.E.76-D.No.9. 1066-1073 (1993)

    • Description
      「研究成果報告書概要(欧文)」より
  • [Publications] Hiroki Akaboshi and Hiroto Yasuura: "COACH : Computer Aided Design Tool for Computer Architects" The Transactions of LEICE. vol.E.76-A.No.10. 1760-1779 (1993)

    • Description
      「研究成果報告書概要(欧文)」より
  • [Publications] Hiroki Akaboshi, Hiroyuki Tomiyama and Hiroto Yasuura: "Compiler Generation from Hardware Description Language" Proceedings of First Asian Pacific Conference on Hardware Description Language, Standards & Applications. 76-78 (1993)

    • Description
      「研究成果報告書概要(欧文)」より

URL: 

Published: 1995-03-27  

Information User Guide FAQ News Terms of Use Attribution of KAKENHI

Powered by NII kakenhi