• Search Research Projects
  • Search Researchers
  • How to Use
  1. Back to project page

2009 Fiscal Year Final Research Report

Automatic False Path Identification and Test Synthesis System Development to Avoid Overtesting

Research Project

  • PDF
Project/Area Number 19700045
Research Category

Grant-in-Aid for Young Scientists (B)

Allocation TypeSingle-year Grants
Research Field Computer system/Network
Research InstitutionWaseda University

Principal Investigator

SHI Youhua  Waseda University, IT研究機構, 講師 (70409655)

Project Period (FY) 2007 – 2009
Keywords設計自動化 / 回路とシステム / VLSI設計技術 / 回路設計・CAD
Research Abstract

The progress of design and manufacturing technology of LSIs makes it possible to realize more functional blocks into a chip with high speed and low power consumption. However it also leads to many new design challenges and one of them is the design and test technique due to the existence of false paths in the designs. Therefore in this research, a new analysis and test synthesis system was developed for the low cost design and test of next-generation LSIs, and with the use of this system novel test techniques, more specifically response compaction techniques and non-overtesting delay test methods, were developed.

  • Research Products

    (8 results)

All 2009 2008 2007

All Journal Article (3 results) (of which Peer Reviewed: 3 results) Presentation (5 results)

  • [Journal Article] X-Handling for Current X-Tolerant Compactors with More Unknowns and Maximal Compaction2009

    • Author(s)
      Youhua Shi, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki
    • Journal Title

      IEICE Trans. on Fundamentals of Electronics Communications and Computer Science Vol.E92-A,No.12

      Pages: 3119-3127

    • Peer Reviewed
  • [Journal Article] A Unified Test Compression Technique for Scan Stimulus and Unknown Masking Data with No Test Loss2008

    • Author(s)
      Youhua Shi, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki
    • Journal Title

      IEICE Trans. on Fundamentals of Electronics Communications and Computer Science Vol.E91-A,No.12

      Pages: 3514-3523

    • Peer Reviewed
  • [Journal Article] A Secure Test Technique for Pipelined Advanced Encryption Standard2008

    • Author(s)
      Youhua Shi, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki
    • Journal Title

      IEICE Trans. on Fundamentals of Electronics Communications and Computer Science Vol.E91-D,No.3

      Pages: 776-780

    • Peer Reviewed
  • [Presentation] Design-for-Secure- Test for Crypto Cores2009

    • Author(s)
      Youhua Shi, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki
    • Organizer
      Proc. of IEEE International Test Conference (ITC)
    • Place of Presentation
      Austin, USA
    • Year and Date
      20091000
  • [Presentation] Handling More X's Using Current X-Tolerant Compactors with Maximal Compaction2009

    • Author(s)
      Youhua Shi, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki
    • Organizer
      IEEE European Test Symposium (ETS)
    • Place of Presentation
      Sevilla, SPAIN
    • Year and Date
      20090500
  • [Presentation] X-Eliminator: A Technique to Mask All Unknown Responses with No Test Loss and Minimized Masking Data Overhead2008

    • Author(s)
      Youhua Shi, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki
    • Organizer
      Proc. of 16th IFIP/IEEE International Conference on Very Large Scale Integration (VLSI-SOC)
    • Place of Presentation
      Rhodes Island, Greece
    • Year and Date
      20081000
  • [Presentation] GECOM: Test Data Compression Combined with All Unknown Response Masking2008

    • Author(s)
      Youhua Shi, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki
    • Organizer
      Proc. of IEEE Asia and South Pacific Design Automation Conference (ASP-DAC)
    • Place of Presentation
      Seoul, Korea
    • Year and Date
      20080100
  • [Presentation] Design for Secure Test - A Case Study on Pipelined Advanced Encryption Standard2007

    • Author(s)
      Youhua Shi, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki
    • Organizer
      Proc. of IEEE International Symposium on Circuits and Systems (ISCAS)
    • Place of Presentation
      New Orleans, USA
    • Year and Date
      20070500

URL: 

Published: 2011-06-18   Modified: 2016-04-21  

Information User Guide FAQ News Terms of Use Attribution of KAKENHI

Powered by NII kakenhi